

# SKADS Signal Processing Workshop November 2009 1nd 1 1 A Signal Processing Wallace Turner Domain Specialist for Signal Processing





Example Configuration with Dense AA + SPF

Memo 100 identifies the following options: 70-200MHz: Sparse AA-lo 200-500MHz: Sparse AA-lo

**SPDO** 

500MHz-10GHz: 3000 15m dishes Or 500MHz- 10GHz: 2000 15m dishes with PAFs plus WBSPF Or 500MHz-10GHz: 250 Dense AA-hi plus 2400 15m dishes/ WBSPF

Note: On going discussions 15m vs 12m dishes



### **Reference Design**

.....

**SPDO** 





# **Dishes+Single Pixel Feeds**

**SPDO** 



**American: 6m Hydroformed Dish** 



**Canadian: 10m Composite Dish** 



South Africa: 12 Composite Dish Note:

On going discussions 12m vs. 15m dish Required sensitivity 10,000 m<sup>2</sup>K<sup>-1</sup> Correlator processor and dump rate proportional to  $N_{ant}^2$ ADC likely to be at antenna (4 bit ?) Dish O/P<sub>rate</sub> = fs.4bits = 160 G bits/s per antenna

Where fs = sample rate likely to be split into smaller basebands

4 of 35



# **Central Core Beamforming**



Central 1 km diameter core ~ 600 WBSPF dishes Depends on shadow angle tradeoffs

SPDO

Narrowband case for beamforming: Bandwidth << 300 kHz

Dish Bandwidth 500 MHz to 10 GHz So Channelization to at least 32 k channels prior to beamforming

Average Core beam size (at 5.25 GHz): 8.6 x 10<sup>-6</sup> sq deg Average Dish FoV (at 5.25 GHz): 0.039 sq deg

Number of beams to cover FoV: 4482

#### **Beamformer load one beam:**

600 antennas x 10 GHz x 2pol x 2 ny x 4 MACS = **96 T MACS** Beamformer load 4482 beams:

4482 x 96 T MACS

= **430 P MACS** 



# 2 Stage Central Core Beamformer

**SPDO** 



Processing load can be reduced by hierarchical beam-forming

~ 24 dishes in each first stage beam-former.

~101 beams first stage

~ 24 beams  $2^{nd}$  stage

1<sup>st</sup> Stage Beamformer load one beam:

24 dishes x 25 areas x 181 beams x 2pol x 10 GHz x 2 ny x 4 MACS = 17 P MACS  $2^{nd}$  Stage Beamformer load one beam:

(25 areas x 181 beams) x 25 beams x 2 pol x 10GHz x 2 ny x 4 MACS = 18 P MACS Total = 35 P MACS



# **WBSPF** Dish Processing

Bandwidth << 300 kHz

**SPDO** 

### <u>Channelizer</u>

- Narrowband case for beam-forming:
- Dish Bandwidth 500 MHz to 10 GHz
- 524288 channels (2<sup>19</sup>) required for < 10% frequency smearing
- Estimated 12 taps gives < 60dB aliasing
- Processing load ~ (Ntaps + 3\*log<sub>2</sub>(Nchan)) x Ndish x Nel x 2pol x fs

### Channelizer load

3000 dish x 2 pol x 10 GHz x 2ny x (12taps + 3log<sub>2</sub>(2<sup>15</sup>)) x 4MACs

= 27 P MACs

#### **Beamformer load**

From previous slide

= 35 P MACs

#### **Correlator load**

 $(3000 \text{ dish})^2/2 \times 2 \text{ pol } \times 10 \text{ GHz} \times 2 \text{ ny} \times 8 \text{MACs} = 1.4 \text{ E MACs}$ 



- Discontinuities at between Stage 1 boundaries
  - Need extra beams
  - Interpolate across beams
    - Extra processing load





Apertif Netherlands: Vivaldi Array





ASKAP Australia: Checkerboard Array

#### Note:

Some Channelization and Beamforming likely to be at antenna. Maximum Field of View limited by Array size and focal length of dish. Achievable field of view limited by network bandwidth.

PHAD Canada: Vivaldi Array



PAF maximum Field of View :

$$\omega_{FOV} = \pi \left(\frac{d_{PAF}}{D_{dish}} \times \frac{180}{\pi}\right)^2$$

PAF Beam Size :

$$\omega_{Beam} = \frac{\pi}{4} \left( \frac{\lambda}{D_{dish}} \times \frac{180}{\pi} \right)^2$$

Note that the PAF FoV in independent of  $\lambda$ . Element spacing 10cm ( $\lambda/2$  at 1.5 GHz) For a 9 x 11 array  $d_{paf} \approx 1$  metre And  $D_{dish} = 15$  metres  $\omega_{FoV} \approx 46$  square degrees

**SPDO** 

For frequency range 500 to 1500 MHz Average beam size at 1000 MHz  $\omega_{Beam} \approx 1.03$  square degrees

The average number of beams across frequency range of 500 to 1500 MHz to fill Memo 100 FoV of 20 square degrees = 20 beams

$$N_{beam av} \approx 20$$



# **PAF Processing**

**SPDO** 

### <u>Channelizer</u>

- Narrowband case for beam-forming: Bandwidth << 300 MHz
- PAF Bandwidth 500 MHz to 1500 MHz
- 32768 channels (2<sup>15</sup>) required for < 10% frequency smearing
- Estimated 12 taps gives < 60dB aliasing
- Processing load ~ (Ntaps + 3\*log<sub>2</sub>(Nchan)) x Ndish x Nel x 2pol x fs
- Nel = 96 x 2pol

### Channelizer load

2000 dish x 96el x 2 pol x 1 GHz x 2ny x (12taps + 3log<sub>2</sub>(2<sup>15</sup>)) x 4MACs

#### = 175 P MACs

#### **Beamformer load**

2000 dish x 96el x 2 pol x 20 bms x 1 GHz x 2ny x 4MACs = **60 P MACs** 

#### **Correlator load**

 $(2000 \text{ dish})^2/2 \times 20 \text{ beams } \times 2 \text{ pol } \times 1 \text{ GHz } \times 2 \text{ny } \times 8 \text{MACs} = 1.3 \text{ E MACs}$ 



### **Sparse Aperture Arrays**









LOFAR: Netherlands et al



LWA: USA



MWA: USA & Australia

#### Note:

Possibly two types of sparse AA required: 70MHz – 200 MHz 200MHz – 500 MHz

250 stations 4000 to 10000  $m^2 \ K^{\text{-1}}$ 



### **Sparse AA**



Sensitivity
$$A_{eff\ dipole} = \min\left\{\frac{\lambda^2}{3}, \frac{\pi d^2}{4}\right\}$$
 $N_{dipoles} = \frac{Sensitivity \times T_{sys}}{A_{eff\ dipole}}$ For:  
Sensitivity =4,000 m² K-1  
250 Stations  
Station diameter = 230m  
Tsys = 10500 K at 40MHz

N<sub>dipoles</sub> = 37k per station



**SPDO** 

### <u>Channelizer</u>

- Narrowband case for beam-forming: Bandwidth << 1.7 MHz
- Sparse AA Bandwidth 40 MHz to 500 MHz
- 270 channels Nb case &  $(2^{17})$  required for < 10% frequency smearing
- Estimated 12 taps gives < 60dB aliasing
- Processing load ~ (Ntaps + 3\*log<sub>2</sub>(Nchan)) Nstations x Nel x 2pol x fs x 4MACs
- Nel = 22,000 x 2pol

### Channelizer load (per station)

37,000el x 2 pol x 450 MHz x 2ny x (12taps +  $3\log_2(2^{17})$ ) x 4MACs = **17 P MACs** 

#### 2 stage Beamformer load (per station)

 $\sqrt{(37000el) \times 2 \text{ pol} \times 450 \text{ MHz} \times 2ny \times 1785 \text{ bms}^* \times 4\text{MACs}} = 2 \text{ P MACs}$ 

#### **Correlator load**

 $(250 \text{ stat})^2/2 \times 1785 \text{ beams}^* \times 2 \text{ pol } \times 450 \text{ MHz} \times 2 \text{ ny} \times 8 \text{MACs} = 1 \text{ E MACs}$ 



### **MWA Correlator Cost Model**

**SPDO** 

#### Rides Moore's Law: Potentially cheaper solution



### **Dense Aperture Array Station**



Dense AA Detail

#### **Assumed:**

~256 tiles x 256 elements per tile Element spacing 19cm 2 polarisations per element 56 m diameter 250 stations Tsys now 120K Target 35K Memo 100



Processing Bunker



# Simplistic View of Dense Aperture Array Processing SPDO

### **Channelizer**

- Narrowband case for beam-forming:
   Channel Bandwidth << 5.4 MHz
- Dense AA Bandwidth 300 MHz to 1000 MHz
- >>129 channels Nb case &  $(2^{17})$  required for < 10% frequency smearing
- Estimated 12 taps gives < 60dB aliasing
- Processing load ~ (Ntaps +  $3*\log_2(Nchan)$ ) x Nel x 2pol x fs
- Nel = 256 tiles \* 256elements per tile = 65536

### Channelizer load (per station)

65536el x 2 pol x 700 MHz x 2ny x (12taps + 3log<sub>2</sub>(2<sup>17</sup>)) x 4MACs

= 48 P MACs

#### **Beamformer load (per station)**

65536el x 2 pol x 1502bms x 700 MHz x 2ny x 4MACs = **1 E MACs** 

#### **Correlator load**

 $(250 \text{ stat})^2/2 \times 2932 \text{ beams } \times 2 \text{ pol } \times 700 \text{ MHz } \times 2ny \times 8MACs = 2 \text{ E MACs}$ 



# 2 Stage Dense AA Beamformer

**SPDO** 



Processing load can be reduced by hierarchical beam-forming

~ 256 elements in each first stage beam-former.

~8 beams first stage

~ 196 beams 2<sup>nd</sup> stage

#### 1<sup>st</sup> Stage Beamformer load one beam:

256 elements x 256 areas x 8 beams x 2pol x 700 MHz x 2 ny x 4 MACS = 6 P MACs  $2^{nd}$  Stage Beamformer load one beam:

(256 areas x 8 beams) x 196 beams x 2 pol x 700 MHz x 2 ny x 4 MACS = 5 P MACs Total = 11 P MACs





#### Note:

Assume AA Station FoV of 3 degrees<sup>2</sup> AA likely to have FoV ~ 250 degrees<sup>2</sup> Assumes: $DM_{max}$ 1000 cm<sup>-3</sup>pc dish $DM_{max}$ 500 cm<sup>-3</sup>pc dishTsamp100 µsNpol1 (sum of 2 polorisations)Frequency range 500 to 800 GHz AAFrequency range 1 to 1.5 GHz dish



From 'Pulsar Searches and Timing with the SKA'



#### **Question:**

What is included in an OP? Is it simply a MAC or FLOP Or are slower storage access required? Needs to be benchmarked Acceleration processing load N<sub>oa</sub>

$$N_{oa} = N_{DM} \times N_{acc} \times 5N_{samp} \log_2(N_{samp})$$
$$N_{DM} = \frac{4150DM_{max} \left(\nu_{min}^{-2} (GHz) - \nu_{max}^{-2} (GHz)\right)}{t_{samp} (\mu s)}$$

**SPDO** 

 $N_{dm}$  is the numer of trial DM values  $N_{acc}$  is number of trial accelerations Scales as Nsamp<sup>2</sup>

#### Assumes:

100 trial accelerations Sample time 100us Observation time 1800s  $DM_{max}$  1000 cm<sup>-3</sup> dish  $DM_{max}$  500 cm<sup>-3</sup> dish Frequency range 500 to 800 GHz AA Frequency range 1 to 1.5 GHz dish



**SPDO** 

From 'Pulsar Searches and Timing with the SKA'



Data storage requirements for an all-sky survey  $(35,000 \text{ deg}^2)$  and Galactic Plane  $(900 \text{ deg}^2)$ 

#### Assumes:

Sample time 100us Observation time 1800s  $DM_{max}$  1000 cm<sup>-3</sup> dish Frequency range 1 to 1.5 GHz dish  $N_{pol} = 1$ 2 bit digitisation

If Exa-Byte storage is available then survey would need to be in 40 parts to store data.

#### **Most flexible solution:**

Allows multiple analysis of data offline



### **Disk Storage Cost Forcast**

**SPDO** 



Nominally 50% anual cost improvement

22 of 35

P. Kogge et alia "ExaScale Computing Study: Technology Challenges in Achieving Exascale Systems"; TR-2008-13, DARPA ExaScale Computing Study, 2008 Sep 28, page 125 Note: neither RAID, controllers, nor interconnect cables are included in these estimates

### Signal Processing Overview Option 1

**SPDO** 





\* Sparse AAs + 3000 15-m dishes with SPFs<sup>23</sup>

### Signal Processing Overview Option 2

**SPDO** 





\* Sparse AAs + 2400 15-m dishes with PAFS & WBSPF

### Signal Processing Overview Option 3

**SPDO** 





\* Sparse AAs + 250 Dense AA + 2000 15-m dishes with SPFs





26 of 35 Loosely based on the FX architecture proposed in the SKA Memo 25 (D'Addario and Timoc)







Cabling will be a significantly more complex than the EVLA Correlator (above)

27 of 35

Picture courtesy of G.Hovey



# **Technology Options**

**SPDO** 

- FPGA
  - Virtex 6 (available 2010):



- 2016 x DSP slices clocked at 600 MHz -> 1200 G MACS
- ~ 25 G MACs per Watt
- $10^{18}$  MACS requires ~  $10^{6}$  FPGAS
- => 48 W per device and ~ 48 M Watts for 10<sup>18</sup> MACS Operating cost 1\$ per Watt per year => \$48M per annum Plus cost of cooling and delivering power



- 22nm (available 2010):



- 2.5 nW/MHz/Gate
- > 40 T MACS (4 bit) per device => 25,000 devices
  Assuming < 50 % gates switching at any one time: 600kW</li>
  Operating cost \$600k per annum

### **ASIC Characteristics**

SPDO







Full Custom ASIC vs Standard cell ASIC
3 to 8 times faster
15 times the density
3 to 10 times more power efficient
Full Custom ASIC vs FPGA
10 times faster
508 times the density
42 times more power efficient
f 35 From ref 1, 2, 3 & 4



### What would F or X unit look like?



Baseline Board (rear)



Baseline Board (front)



# Station Board **EVLA style boards might be an optiton ?**

64 ASICS or FPGAs on board (~1.5 kW card)

~ 190 boards for Dense AAASIC correlator

14 cards per shelf -> 14 shelves

Is production yield an issue?

Could use smaller 8 processor chip board

As per ASKAP or Uniboard

Inter-board Communication links increase

<sup>30 of 35</sup> Pictures courtesy Brent Carlson



### **Multichip Module**

**SPDO** 

•SKADS have developed a promising Multichip Module: 4 x 4 antenna array currently, Current RFI Protection shows -57dB per M (in air)



Could be developed and used in several areas of the SKA (Note that the key components are ADC and Optical I/O, although the others could be useful in some applications.)

31 of 35



### **Correlator Development Path**

**SPDO** 

### **Development Path**





### Phase 1 Correlator





Assumes: 60% usage x86 & GPU, 80% FPGA, 100% ASIC GPU I/O capability ~ 240 G bits/s : Needs to Benchmarked

Example: Nvidea GPU

- ~ 1.2k€ per GPU
- ~ 4k€ per hosting server
- ~ 0.3k€ Infiniband HCA
- (10 G bit Ethernet could also be used but is more expensive)

**SPDO** 

#### Phase 1

300 SPF dishes (1GHz to 8GHz)

- ~ 1 Peta Op X correlation
- ~ 10 T samples/s net
- ~ 350 kW dissipation
- ~ 2 M€ for the processing hardware
- 47 Schroff Cabinets

An equivalent x86 correlator: 13MWatts 269M€ 1900 Cabinets

Development time for ASICS too long for Phase 1



### References

 Chang, A., Dally, W.J.:Explaining the gap between ASIC and Custom Power: a Custom Perspective. Proceedings of the 42<sup>nd</sup> annual conference on Design

SPDO

- Custom Perspective. Proceedings of the 42<sup>nd</sup> annual conference on Design Automation
- 2. Chinnery, D., Keuter, K.: Closing the Gap Between ASIC & Custom Tools and Techniques for High Performance ASIC Design . Kluwer, New York
- Dally, W.J, Chang, A.: The role of Custom Design in ASIC Chips. Proceedings of the 42<sup>nd</sup> annual conference on Design Automation
- 4. Kuon, I, Rose, J.: Quantifying and Exploring the Gap Between FPGAs and ASICs. Springer 2009
- 5. Barr, K.E.: ASIC Design in the Silicon Sandbox. McGraw Hill 2007
- 6. Harris, F.J.: Multirate Signal Processing for Communication Systems Prentice Hall 2004
- 7. Van Trees, H.L.: Optimum Array Processing. Wiley 2002
- 8. Lorimer, D., Kramer, M.: Handbook of Pulsar Astronomy. Cambridge 2005
- 9. Thompson, A.R., Moran, J.M., Swenson Jr, G.W.: Interferometry and Synthesis in Radio Astronomy Wiley-VCH 2004
- 10. Smits.R., Kramer. M., Stappers, B., Lorimer, D.R., Cordes, J., Faulkner, A., Pulsar Searches & Timing with the SKA